15 |
Formal Resilience Metric Characterization in Complex Digital Systems |
22 |
Analyzing the Structural and Operational Impact of Hardware Faults in Floating-Point and Posit Arithmetic Cores for CNN Operations |
24 |
Hardening Bus-Encoders with Power-Aware Single Error Correcting Codes |
35 |
MBIST-based weak bit screening method for embedded MRAM |
43 |
GNN-Based INC and IVC Co-optimization for Aging Mitigation |
53 |
Error Detection and Correction Codes for Safe In-Memory Computations |
56 |
A Fully Pipelined High-Performance Elliptic Curve Cryptography Processor for NIST P-256 |
72 |
Parallel-Check Trimming Test Approach for Selecting the Reference Resistance of STT-MRAMs |
82 |
Analog Defect Simulation Efficiency Improvement based on AMS Verification Analysis |
85 |
A Multi-Objective Evolutionary Approach for Test Network Design |
89 |
AdAM: Adaptive Fault-Tolerant Approximate Multiplier for Edge DNN Accelerators |
92 |
Relation Coverage: A new Paradigm for Hardware/Software Testing |
98 |
Modeling Thermal Effects For Biasing PUFs |
99 |
Post-Manufacture Criticality-Aware Gain Tuning of Timing Encoded Spiking Neural Networks for Yield Recovery |
100 |
Extracting Weights of CIM-Based Neural Networks Through Power Analysis on Adder-Tree |
106 |
Training Large Language Models for System-Level Test Program Generation Targeting Non-functional Properties |
108 |
Optimizing System-Level Test Program Generation via Genetic Programming |
111 |
Scan Design Using Unsupervised Machine Learning to Reduce Functional Timing and Area Imact |
114 |
Assessing the Effectiveness of Software-Based Self-Test Programs for Static Cell-Aware Test |
116 |
AMS Test Stimulus Generation and Response Analysis Using Hyperdimensional Clustering: Minimizing Misclassification Rate |
121 |
Transcoders: A Better Alternative to Denoising Autoencoders |