Download the pdf of the program here.
Day 1: Thursday May 23, 2024
Sessions 1: Opening
Moderator: Jin-Fu Li – National Central University (TW)
16:30h:
Welcome Address
General Chair: Erik Jan Marinissen – imec (BE)
Program Chair: Martin Keim – Siemens Digital Industries Software (US)
16:40h:
Keynote Address: Stepping up to the Chiplet (Interconnect) Test Challenge
Jeff Rearick – AMD (USA)
Abstract: Through some amazing advances in packaging technology, we’ve entered the “More-than-Moore” era where the long-predicted slowdown in chip density and performance not only didn’t happen but went the other direction: assembling multiple chiplets into a single package has enabled gigantic transistor counts and staggering power levels that the test community must grapple with in new ways. This talk will review the latest technology trends (with examples from the industry), touch on some of the test challenges that come along with the entire chiplet ecosystem, then focus on the unique challenges of chiplet-to-chiplet interconnect test and repair. Topics will include 2.5D vs. 3D testing, soft vs. hard repair, standards, fault models, data volume, test access, partial assembly test, thermal management and power delivery, among others. The inescapable conclusion is that there is a substantial amount of hard work to do and that we test engineers will be in the spotlight to get it done.
17:25h:
Illuminating Blind Spots in Chiplet Interconnect Testing
Nir Sever* – Proteantecs (USA)
17:50h:
DfT Standards Lessons for IEEE Std P3405
Martin Keim* – Siemens Digital Industries Software (US)
18:15h:
Panel on Session 1
All speakers
Welcome Reception
18:30h:
Welcome Reception
19:30h:
End of Day 1
Day 2: Friday May 24, 2024
Session 2: Interconnect and Repair
Moderator: : Lori Schramm – Siemens EDA (USA)
08:30h:
Physical Aware Interconnect Testing and Repairing of Chiplets
Tuanhui Xu* – HiSilicon (CN)
08:55h:
An Exploration of Error Correction Approaches for Chiplet Interfaces
Antoine Rouget* – ST Microelectronics (FR)
09:20h:
Insights on Chip Repair Techniques from Existing Industrial Solutions
Adrian Evans – CEA/LIST (FR)
09:50h:
Panel on Session 2
All speakers
Coffee/Tea Break
10:00h:
Coffee/Tea Break
Session 3: Related Topics
Moderators: Hans Martin von Staudt – Renesas (DE)
10:30h:
Interconnects in 3D Technology
Jaber Derakhshandeh* – imec (BE)
10:55h:
The Reliability Imperative: Navigating Challenges in 3D IC Integration
Stéphane Moureau* – CEA/LIST (FR)
11:20h:
Streamlining Silicon Photonic Chiplet Testing
Quan Yuan* – FormFactor (USA)
11:45h:
Test and Repair of Small Bridging Defects Occurring to TSVs in a 3D-DRAM Using Enhanced Pulse-Vanishing Test
Shi-Yu Huang* - National Tsing-Hua University (TW)
12:05h:
Panel on Session 3
All speakers
Lunch
12:15h:
Lunch
Session 4: IEEE Std P3405: Standard under Development
Moderator: Ivo Steverink – JTAG Technologies (NL)
13:30h:
Repair Logic Description Language
Po-Yao Chuang*, Erik Jan Marinissen – imec (BE)
14:05h:
Examples of EDA Tools Based on a Standardized Repair Description Language
Tsung-Hsuan Wang* – imec/NYCU (BE/TW)
Po-Yao Chuang, Erik Jan Marinissen – imec (BE)
14:40h:
IEEE Std P3405 from an EDA Vendor Point of View
Martin Keim*, Anshuman Chandra – Siemens EDA (USA)
15:10h:
Panel on Session 4
All speakers
Session 5: Closure
Moderator: Tibbe van der Biezen – Nederlands Forensisch Instituut (NL)
15:20h:
IEEE Std P3405 Overview
Sreejit Chakravarty – Ampere Computing (USA)
Abstract: TBW
15:55h:
Farewell
General Chair: Erik Jan Marinissen – imec (BE)
16:00h:
End of Day 2